## REPT: Reverse Debugging of Failures in Deployed Software

Harshitha Nagapudi - hnagapud@ttu.edu
Texas Tech University

#### **OUTLINE**

- + Existing Problems
- + REPT as a Solution
- + How it Works
- **+** Evaluation
- **+** Limitations
- + Future Work
- + Conclusion













### REPT: Reverse Execution with Processor Trace



#### **REPT:** Reverse Execution with Processor Trace

- Online hardware tracing (e.g., Intel Processor Trace)
  - Log the control flow with timestamps
  - Low runtime overhead (1 5%)
  - No data!



- Offline binary analysis
  - Recovers data flow from the control flow









- Single-threaded execution reconstruction
- Multi-threaded execution reconstruction







#### **Core Dump**

1011010010101010101011001101010010011110110110110 0101101010101010101011001101010010011110110110110 0101101010101010101011001101010010011110110110110 

#### **Instruction Sequence**

#### **Execution History**



How to recover overwritten states



# lea rbx, [g] mov rax, 1

add rax, [rbx]

mov [rbx], rax

xor rbx, rbx

```
rax=?, rbx=?, [g]=3
  lea rbx, [g]
                       rax=?, rbx=?, [g]=3
  mov rax, 1
                       rax=?, rbx=?, [g]=3
  add rax, [rbx]
                       rax=3, rbx=?, [g]=3
  mov [rbx], rax
                       rax=3, rbx=?, [g]=3
→ xor rbx, rbx
                       rax=3, rbx=0, [g]=3
```

```
→ lea rbx, [g]
  mov rax, 1
  add rax, [rbx]
```



xor rbx, rbx

rax=?, rbx=?, [g]=3

rax=?, rbx=@, [g]=3

rax = ?, rbx = @, [g] = 3rax=3, rbx=g, [g]=3

rax=3, rbx=?, [g]=3rax=3, rbx=0, [g]=3

```
rax=?, rbx=?, [g]=?
  lea rbx, [g]
                       rax=?, rbx=g, [g]=?
  mov rax, 1
                       rax=1, rbx=g, [g]=?
  add rax, [rbx]
                       rax=3, rbx=g, [g]=?
→ mov [rbx], rax
                       rax=3, rbx=0, [g]=3
```

rax=3, rbx=0, [g]=3

xor rbx, rbx

```
rax=?, rbx=?, [g]=2
lea rbx, [g]
rax=?, rbx=g, [g]=2
mov rax, 1
rax=1, rbx=g, [g]=2?
```

add rax, [rbx]
mov [rbx], rax
rax=1, rbx=g, [g]=22?
rax=3, rbx=g, [g]=?
rax=3, rbx=g, [g]=?
rax=3, rbx=g, [g]=?

rax=3, rbx=0, [g]=3

```
→ lea rbx, [g]
  mov rax, 1
```



## xor rbx, rbx

add rax, [rbx]

rax=?, rbx=g, [g]=2

rax=1, rbx=g, [g]=2

rax=3, rbx=g, [g]=2

rax=?, rbx=?, [g]=2

rax=3, rbx=g, [g]=3

rax=3, rbx=0, [g]=3

```
rax=?, rbx=?, [g]=2
  lea rbx, [g]
                       rax=?, rbx=g, [g]=2
  mov rax, 1
                       rax=1, rbx=g, [g]=2
  add rax, [rbx]
                       rax=3, rbx=g, [g]=2
→ mov [rbx], rax
                       rax=3, rbx=g, [g]=3
```

rax=3, rbx=0, [g]=3

xor rbx, rbx

### Key Techniques

- Forward Execution
  - Recovers states before irreversible instructions
- Error Correction
  - Handles errors introduced by "missing" memory writes



Multi-threaded execution reconstruction







#### **Core Dump**

1011010010101010101011001101010010011110110110110 0101101010101010101011001101010010011110110110110 0101101010101010101011001101010010011110110110110  **Instruction Sequence #1** 

**Instruction Sequence #2** 

**Execution History** 



How to determine the thread interleavings?







Time

A B C

D E F G















### Key Techniques

- Hardware Timestamps
  - Constructs a partial order
- Concurrent memory write detection
  - Constrains their usage to avoid propagating a wrong value











## Evaluation



16 bugs



1-5% overhead



14 bugs



92% accuracy

#### Limitations

- The control flow trace may not be long enough to capture the defect e.g., the free call is not in the trace for a use-after-free bug.
- Data values that are necessary for debugging the failure are not recovered e.g., the heap address passed to the free call is not recovered for a use-after-free bug.

#### **Future Work**

- REPT currently does not capture any data during a program's execution. To fundamentally solve these two limitations, we will need to log more data than just the memory dump.
- While REPT's core analysis is on machine instructions and thus independent of the privilege mode, we need to properly handle kernel-specific artifacts such as interrupts to support reverse debugging of kernel-mode executions.
- Can study how program tracing can be combined with event logging to help developers debug bugs in distributed systems.

#### Conclusion

- Debugging production failures is important but hard
- REPT is a practical reverse debugging solution for production failures
  - Online hardware tracing to log the control flow with timestamps
  - Offline binary analysis to recover the data flow with high accuracy
- REPT has been deployed on Microsoft Windows





Cui, Weidong, et al. "Retracer: Triaging crashes by reverse execution from partial memory dumps." 2016 IEEE/ACM 38th International Conference on Software Engineering (ICSE). IEEE, 2016.





## **THANKYOU**